Differences between revisions 22 and 23
Deletions are marked like this. Additions are marked like this.
Line 26: Line 26:
 * Hwanseok Yeo, Sigang Ryu, Yoontaek Lee, Seuk Son and Jaeha Kim, "A 940MHz-Bandwidth 28.8μs-Period 8.9GHz Chirp Frequency Synthesizer PLL in 65nm CMOS for X-Band FMCW Radar Applications," International Solid-State Circuits Conference (ISSCC), 2016
 * Sigang Ryu, Hwanseok Yeo, Yoontaek Lee, Seuk Son, and Jaeha Kim "A 9.2 GHz Digital Phase-Locked Loop with Peaking-Free Transfer Function" IEEE Jounal of Solid-State Circuits (JSSC), Aug. 2014.

About hsyeo

Biography


Hwanseok Yeo is currently working toward the Ph.D. degree in electrical engineering at Seoul National University and his research interests include low-power mixed-signal systems and their design methodologies. He received B.S. and M.S. degrees in electrical engineering from Sogang University in 2003 and 2005 respectively. From 2005 to 2011, he was a design engineer with Samsung Electronics, Korea, working on PLL/DLL designs for high-speed interfaces, LCD timing controllers and mobile application processors.

Contact Information

[ATTACH]
- Email: <hsyeo AT mics.snu.ac.kr>'

Research Interests

  • High-Performance PLL/CDR Design Using Digital Techniques
  • And Their Related Circuits and Issues
    • All-Digital PLL-Based Transmitter
    • Ultra-Fast PLL Settling and High-Speed Digitally-Controlled Oscillator (DCO)
    • Wide-Bandwidth All-Digital PLL


CategoryHomepage

hsyeo (last edited 2017-07-05 07:08:27 by yunju)